Title :
A 1.8V 10b 210MS/s CMOS Pipelined ADC Featuring 86dB SFDR without Calibration
Author :
Li, J. ; Leboeuf, R. ; Courcy, M. ; Manganaro, G.
Author_Institution :
Nat. Semicond. Corp., Arlington
Abstract :
A 1.8 V 10 b 210 MS/s CMOS pipelined ADC in 0.18 um CMOS process is presented. The low power consumption at high sampling rate is achieved by using an opamp-sharing technique in 2.5 b/stage pipelined ADC architecture. The opamp settling behavior is well controlled through a regulated switch driving scheme. The clever arrangement of capacitor array renders superior SFDR for the same given systematic mismatch. With a 20 MHz input signal, the ADC achieves 85.9 dB SFDR and 9.57 ENOB at 210 MS/s. Better than 76 dB SFDR and 9.5 ENOB performance is maintained for input frequency up to 100 MHz. The ADC core power consumption is 140 mW at 1.8 V supply. The active die area of ADC core is 1.5 mm2.
Keywords :
CMOS integrated circuits; analogue-digital conversion; low-power electronics; operational amplifiers; CMOS integrated circuit; SFDR; capacitor array; low power consumption; opamp-sharing technique; pipelined ADC; pipelined analogue-digital converter; power 140 mW; regulated switch driving; size 0.18 mum; systematic mismatch; voltage 1.8 V; word length 10 bit; CMOS process; CMOS technology; Calibration; Capacitors; Energy consumption; Frequency; Pipelines; Power amplifiers; Sampling methods; Switches;
Conference_Titel :
Custom Integrated Circuits Conference, 2007. CICC '07. IEEE
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-1623-3
Electronic_ISBN :
978-1-4244-1623-3
DOI :
10.1109/CICC.2007.4405742