DocumentCode :
2414873
Title :
Study of the switching performance of a power MOSFET circuit
Author :
Lorenz, L.
Author_Institution :
University of Federal Defence Munich, Werner-Heisenberg-Weg 39, D - 8014 Neubiberg, FRG
fYear :
1984
fDate :
18-21 June 1984
Firstpage :
215
Lastpage :
224
Abstract :
Extremely short switching times can be achieved by using a power MOSFET. This paper deals with the electrical stress of power MOS devices, caused by short switching times in a circuit with parasitic network parameters and device parameters. The switching behaviour is studied theoretically as well as experimentally. The most familiar types of power MOSFETs implies a pn-diode as well as a blocked npn-transistor. The experimental part of this work studies the influence of this parasitic bipolar transistor (PBT) during commutation. The critical values of di/dt and du/dt are shown. For the theoretical investigations of the switching behaviour, the power MOSFET has been replaced by a suitable equivalent circuit with values only being given in standard data sheets. The nonlinear FET capacitances as well as the charge stored in the freerunning diode are taken into consideration.
Keywords :
Capacitance; Capacitors; Logic gates; MOSFET; Resistance; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Power Electronics Specialists Conference, 1984 IEEE
Conference_Location :
Gaithersburg, MD, USA
ISSN :
0275-9306
Type :
conf
DOI :
10.1109/PESC.1984.7083483
Filename :
7083483
Link To Document :
بازگشت