DocumentCode :
2415076
Title :
A 64x64 cell mixed-mode array processor prototyping system
Author :
Laiho, Mika ; Poikonen, Jonne ; Virta, Peter ; Paasio, Ari
Author_Institution :
Dept. of Inf. Technol., Univ. of Turku, Turku
fYear :
2008
fDate :
14-16 July 2008
Firstpage :
1
Lastpage :
1
Abstract :
This paper introduces a 64x64 cell massively parallel processor array and measurement system. The approach taken in the chip is based on the inclusion of dedicated computing cores, each of which have been designed to implement a specific set of operations very efficiently. The chip can be roughly divided into two grayscale processing cores, one for order statistic filtering and the other for absolute-value-based operations, a binary processing core, and associated in-cell memories and data converters. In addition to the versatile in-cell hardware, the chip also has an advanced row/column decoder setup which can be used e.g. for scalable region of interest processing.
Keywords :
cellular arrays; decoding; logic design; microprocessor chips; parallel processing; statistical analysis; 64x64 cell massively parallel processor; absolute-value-based operation; binary processing core; data converters; decoder; grayscale processing; in-cell memory; logic design; microprocessor chip; mixed-mode array processor; order statistic filtering; Analog-digital conversion; Cellular neural networks; Digital control; Field programmable gate arrays; Filtering; Gray-scale; Hardware; Prototypes; Semiconductor device measurement; Statistics;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Cellular Neural Networks and Their Applications, 2008. CNNA 2008. 11th International Workshop on
Conference_Location :
Santiago de Compostela
Print_ISBN :
978-1-4244-2089-6
Electronic_ISBN :
978-1-4244-2090-2
Type :
conf
DOI :
10.1109/CNNA.2008.4588632
Filename :
4588632
Link To Document :
بازگشت