DocumentCode :
241558
Title :
A phase-error cancellation technique for fast-lock PLL
Author :
Zhaoming Ding ; HaiQi Liu ; Qiang Li
Author_Institution :
Univ. of Electron. Sci. & Technol. of China, Chengdu, China
fYear :
2014
fDate :
28-31 Oct. 2014
Firstpage :
1
Lastpage :
3
Abstract :
This paper presents a phase-error cancellation (PEC) technique that can be employed to achieve fast-lock in analog phase-locked loops (PLLs). Similar as PLL with bandwidth switching control technique, the PLL employing this technique has two operation modes, the fast-lock mode and the normal mode. This PLL works in fast-lock mode during phase and frequency tracking and switches to normal mode after the PLL is almost locked. This PEC technique is proposed to clear the phase error when the output frequency approaches the target value. A discrete-time model by Verilog-A is built to verify the proposed PEC technique. Simulations have been carried out to prove that this technique can reduce at least 85% settling time as compared to the conventional PLL.
Keywords :
frequency synthesizers; phase locked loops; PLL; Verilog-A; bandwidth switching control; discrete-time model; phase error; phase-error cancellation; phase-locked loops; Abstracts; Bandwidth; Phase frequency detector; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated Circuit Technology (ICSICT), 2014 12th IEEE International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4799-3296-2
Type :
conf
DOI :
10.1109/ICSICT.2014.7021200
Filename :
7021200
Link To Document :
بازگشت