DocumentCode :
2415690
Title :
A Comprehensive Phase-Transfer Model for Delay-Locked Loops
Author :
Burnham, James R. ; Wei, Gu-Yeon ; Yang, Chih-Kong Ken ; Hindi, Haitham
Author_Institution :
Stanford Univ., Stanford
fYear :
2007
fDate :
16-19 Sept. 2007
Firstpage :
627
Lastpage :
630
Abstract :
This paper presents a comprehensive model for analyzing the behavior of an analog delay-locked loop (DLL). Unlike previous models, the proposed version includes both constant and variable phase-offset terms, making it possible to calculate jitter transfer characteristics, stability, and static phase errors from a single unified model. The topology more closely approximates the underlying architecture of the DLL, resulting in improved accuracy and enabling better tradeoffs between bandwidth, stability, and power.
Keywords :
delay lock loops; jitter; analog delay-locked loop; jitter transfer; phase-transfer model; static phase error; Bandwidth; Clocks; Frequency; Jitter; Phase locked loops; Propagation delay; Stability; Topology; USA Councils; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 2007. CICC '07. IEEE
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-1623-3
Electronic_ISBN :
978-1-4244-1623-3
Type :
conf
DOI :
10.1109/CICC.2007.4405810
Filename :
4405810
Link To Document :
بازگشت