DocumentCode :
241635
Title :
10b 25 MS/s pipelined SAR ADC with dual- phase zero-crossing detector
Author :
Pengcheng Yan ; Yan Song ; Peipei Ran ; Li Geng
Author_Institution :
Dept. of Microelectron., Xi´an Jiaotong Univ., Xi´an, China
fYear :
2014
fDate :
28-31 Oct. 2014
Firstpage :
1
Lastpage :
3
Abstract :
A successive approximation register (SAR)-assisted two-stage pipeline ADC is presented, achieving low power consumption, high resolution and high speed. A dual-phase zero-crossing detector is used to replace the power-hungry OTA-based MDAC. Since the SAR architecture and zero-crossing circuit are proved to be voltage scalable, this ADC will be benefited from the technology scaling. Simulation results show that the ADC consumes 1.66mW at 25MS/s with 1.5V supply voltage. And it achieves a FoM of 91.7 fJ/conv.-step at the ENOB of 9.50b. The SNDR and SFDR are 58.94dB and 70.62dB, respectively.
Keywords :
analogue-digital conversion; operational amplifiers; dual-phase zero-crossing detector; pipelined SAR ADC; power 1.66 mW; power-hungry OTA-based MDAC; successive approximation register; two-stage pipeline ADC; voltage 1.5 V; Abstracts; CMOS integrated circuits; CMOS technology; Detectors; Pipelines; Process control; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated Circuit Technology (ICSICT), 2014 12th IEEE International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4799-3296-2
Type :
conf
DOI :
10.1109/ICSICT.2014.7021240
Filename :
7021240
Link To Document :
بازگشت