Title :
An 11-bit 200MS/s SAR ADC IP for wireless comunacation SOC
Author :
Chunying Xue ; Ya Wang ; Fule Li ; Chun Zhang ; Zhihua Wang
Author_Institution :
Tsinghua Nat. Lab. for Inf. Sci. & Technol., Tsinghua Univ., Beijing, China
Abstract :
This paper presents a dual-channel 11-bit 200MS/s hybrid SAR ADC IP. Each channel adopts flash-SAR architecture for high speed, low power and high linearity. Dynamic comparators in the coarse flash ADC and the fine SAR ADC further contribute to the reduction of power consumption. A gate-controlled ring oscillator generates a multi-phase clock for SAR logic, thereby allowing it asynchronously triggers the comparator in the fine SAR ADC in high speed. Post layout simulation concerned noise achieves an ENOB of 10.69 at nyquist input. It consumes 2.718mA at 1.2V supply. Leading to a FOM of 9.86 fJ/conversion-step. The active area of dual channel (I-Q) ADC is 0.35mm2 in a 55nm low leakage CMOS technology.
Keywords :
CMOS logic circuits; analogue-digital conversion; clocks; comparators (circuits); integrated circuit layout; integrated circuit noise; oscillators; ENOS; SAR logic; coarse flash ADC; current 2.718 mA; dual-channel hybrid SAR ADC IP; dynamic comparator; flash-SAR architecture; gate-controlled ring oscillator; low leakage CMOS technology; multiphase clock generation; post layout simulation; power consumption; size 55 nm; voltage 1.2 V; wireless communication SOC; word length 11 bit; Abstracts; Architecture; CMOS integrated circuits; CMOS technology; IP networks; Logic gates; System-on-chip;
Conference_Titel :
Solid-State and Integrated Circuit Technology (ICSICT), 2014 12th IEEE International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4799-3296-2
DOI :
10.1109/ICSICT.2014.7021297