DocumentCode :
2417684
Title :
Cache-based motion estimation architecture for real-time HDTV Encoding with H.264/AVC
Author :
Johar, Sumit ; Sachdeva, Ravin ; Alfonso, Daniele
Author_Institution :
Adv. Syst. Technol., STMicroelectronics Pvt. Ltd., Noida, India
fYear :
2009
fDate :
25-28 May 2009
Firstpage :
699
Lastpage :
703
Abstract :
This paper describes an innovative, pipelined, cache-based architecture for a motion estimation coprocessor based on a predictive/recursive algorithm whose computational complexity is low and independent from the search window. The algorithm and the associated architecture yields itself very well to low-power, low-cost video capture devices with low processing capabilities, such as mobile phones, PDAs, or handhelds. The synergy between architecture and algorithmic features allows a high quality output, low memory to cache bandwidth requirements, and a search window independent implementation for H.264/AVC real time video encoding of up to high definition video (HDTV).
Keywords :
high definition television; motion estimation; video coding; H.264/AVC; cache-based motion estimation architecture; real-time HDTV encoding; video encoding; Automatic voltage control; Computational complexity; Computer architecture; Coprocessors; Encoding; HDTV; High definition video; Mobile handsets; Motion estimation; Prediction algorithms; H.264/AVC; Macroblock; Motion Estimation; Pipelined Architecture; Video;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Consumer Electronics, 2009. ISCE '09. IEEE 13th International Symposium on
Conference_Location :
Kyoto
Print_ISBN :
978-1-4244-2975-2
Electronic_ISBN :
978-1-4244-2976-9
Type :
conf
DOI :
10.1109/ISCE.2009.5157048
Filename :
5157048
Link To Document :
بازگشت