DocumentCode :
241770
Title :
High resistivity SOI wafer for mainstream RF System-on-Chip
Author :
Raskin, Jean-Pierre
Author_Institution :
Inst. of Inf. & Commun. Technol., Univ. Catholique de Louvain, Louvain-la-Neuve, Belgium
fYear :
2014
fDate :
28-31 Oct. 2014
Firstpage :
1
Lastpage :
4
Abstract :
Systems-on-Chip (SoC) and Systems-in-Package (SiP) are the most feasible solutions to fulfil the requirements of the new communication systems [1]. Both solutions will lead to a fundamental change in the design of analogue front-end architectures. It requires a high performance technology with devices that provide complex digital functionalities and can easily achieve operating frequencies in the GHz range. Therefore, it appears that only the best submicron CMOS technologies could provide a feasible and cost-effective integration of the communication systems. SOI MOSFET technology has demonstrated its potentialities for high frequency reaching cut-off frequencies close to 500 GHz for nMOSFETs [2] and for harsh environments (high temperature, radiations). Partially depleted (PD) SOI is now massively serving the 45-nm digital market where it is seen as a low-cost - low-power alternative to bulk Si. Fully depleted (FD) devices are also widely spread as they outperform existing semiconductor technologies for extremely low power analogue applications [3]. For RF and SoC applications, SOI also presents the major advantage of providing high resistivity (HR) substrate capabilities, leading to substantially reduced substrate losses. Substrate resistivity values higher than 1 kΩ-cm can easily be achieved and High Resistivity Silicon (HR-Si) is commonly foreseen as a promising substrate for radio frequency integrated circuits (RFIC) and mixed signal applications [4].
Keywords :
MOSFET circuits; elemental semiconductors; radiofrequency integrated circuits; silicon-on-insulator; system-in-package; system-on-chip; RF system-on-chip; RFIC; SOI MOSFET technology; SOI wafer; SiP; SoC; fully depleted devices; mixed signal applications; nMOSFET; partially depleted SOI; radio frequency integrated circuits; semiconductor technologies; size 45 nm; submicron CMOS technologies; systems-in-package; Coplanar waveguides; Radio frequency; Radiofrequency integrated circuits; Substrates;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated Circuit Technology (ICSICT), 2014 12th IEEE International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4799-3296-2
Type :
conf
DOI :
10.1109/ICSICT.2014.7021307
Filename :
7021307
Link To Document :
بازگشت