Title :
A 1.2 V CMOS four-quadrant analog multiplier
Author :
Hsiao, Shuo-Yuan ; Wu, Chung-Yu
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Abstract :
A new CMOS four-quadrant analog multiplier is proposed and analyzed. By applying differential input signals to a set of combiners, the multiplication function can be implemented. Based on the proposed new combiner circuit, a low-voltage high-performance CMOS four-quadrant analog multiplier is designed and fabricated by 0.8 μm N-well double-poly-double-metal CMOS technology. Experimental results have shown that, under single 1.2 V supply voltage, the circuit has 0.89% linearity error and 1.1% total harmonic distortion under the maximum-scale input 500 mVp.p at both inputs. The measured -3 dB bandwidth is 2.2 MHz and the power dissipation is 2.8 mW. The input bandwidth of the multiplier can be designed to reach the GHz range. Simple structure, low-voltage low-power capability, and high performance make the proposed multiplier quite feasible in many applications
Keywords :
CMOS analogue integrated circuits; analogue multipliers; 0.8 micron; 1.2 V; 2.2 MHz; 2.8 mW; CMOS analog multiplier; N-well CMOS technology; combiner circuit; differential input signals; double-poly-double-metal CMOS technology; four-quadrant analog multiplier; low-power capability; low-voltage operation; multiplication function; total harmonic distortion; Bandwidth; Bipolar integrated circuits; CMOS analog integrated circuits; CMOS technology; Dynamic range; Frequency; Laboratories; Low voltage; MOS devices; MOSFETs;
Conference_Titel :
Circuits and Systems, 1997. ISCAS '97., Proceedings of 1997 IEEE International Symposium on
Print_ISBN :
0-7803-3583-X
DOI :
10.1109/ISCAS.1997.608684