DocumentCode :
242155
Title :
The configurable and high-performance architecture design of 2D in-place IDWT in JPEG2000
Author :
Han Jinheng ; Lu Song ; Wang Jinxiang ; Xu Weizhe ; Fu Fangfa
Author_Institution :
Microelectron. Center, Harbin Inst. of Technol., Harbin, China
fYear :
2014
fDate :
28-31 Oct. 2014
Firstpage :
1
Lastpage :
3
Abstract :
A multi-level 2D-IDWT´s architecture with high performance and memory efficiency is proposed. The proposed architecture is composed of two 1D-IDWT cores and one single rearrangement register. Both the 1D-IDWT cores take only one multiplier delay in their critical path at the throughput rate of one-input/one-output. The single register, rather than traditional 1.5N transposing memory, is used to complete rearrangement task. The pipeline architecture of 2D-IDWT takes only one multiplier in the critical path. Moreover,the proposed architecture reduces 27% on-chip memory(only need 2N for 53-IDWT and 4N for 97-IDWT) by utilizing the proposed alternate scanning method and decreases 20% off-chip memory by applying the proposed memory map strategy without any performance loss.
Keywords :
discrete wavelet transforms; flip-flops; multiplying circuits; 1D-IDWT cores; JPEG2000; alternate scanning method; memory map strategy; multilevel 2D-IDWT; multiplier delay; pipeline architecture; single rearrangement register; Abstracts; Computer architecture; Hardware; Manganese;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated Circuit Technology (ICSICT), 2014 12th IEEE International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4799-3296-2
Type :
conf
DOI :
10.1109/ICSICT.2014.7021503
Filename :
7021503
Link To Document :
بازگشت