DocumentCode :
2421684
Title :
High accuracy CMOS capacitance multiplier
Author :
Pennisi, Salvatore
Author_Institution :
Dipt. Elettrico Elettronico e Sistemistico, Catania Univ., Italy
Volume :
1
fYear :
2002
fDate :
2002
Firstpage :
389
Abstract :
This paper presents a CMOS circuit suitable to magnify the value of a grounded unit capacitance. The multiplication factor is achieved through the gain of current mirrors and its maximum value is solely limited by power consumption constraints. Circuit solutions are then developed to reduce power dissipation and to enable the detection of small unit capacitances. Thanks to its inherent simplicity, the circuit is also characterized by wide-band operations. An on-chip tuning technique is also included which allows the value of the obtained capacitance to be adjusted by about 70%. Simulations of a design example are provided.
Keywords :
CMOS analogue integrated circuits; analogue multipliers; capacitance; circuit tuning; current mirrors; CMOS circuit; capacitance multiplier; current mirror; on-chip tuning; power consumption; power dissipation; wideband operation; Bandwidth; Capacitance; Capacitive sensors; Capacitors; Circuits; Frequency; Impedance; Linearity; Mirrors; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2002. 9th International Conference on
Print_ISBN :
0-7803-7596-3
Type :
conf
DOI :
10.1109/ICECS.2002.1045415
Filename :
1045415
Link To Document :
بازگشت