Title :
Use of A*N+B codes for fault-tolerant bit-serial array processors
Author_Institution :
Dept. of Electron., Politecnico di Milano, Italy
Abstract :
An approach to error detection in bit-serial array processors based on coding is presented. The optimal choice of such a code is also discussed. Methodologies to design array processors with high error-detection capability, low silicon area consumption, and low computational overhead are proposed and evaluated. A*N+B coding is considered both at a local and array level. In the first case each processor element is tested to detect errors; in the second case the check on the results is performed only at the outputs of the whole array.<>
Keywords :
error detection codes; fault tolerant computing; parallel processing; coding; error detection; fault-tolerant bit-serial array processors; low silicon area consumption; Adders; Circuit faults; Computational modeling; Computer errors; Computer simulation; Decoding; Digital arithmetic; Encoding; Error correction; Fault tolerance;
Conference_Titel :
Computers and Communications, 1989. Conference Proceedings., Eighth Annual International Phoenix Conference on
Conference_Location :
Scottsdale, AZ, USA
Print_ISBN :
0-8186-1918-x
DOI :
10.1109/PCCC.1989.37351