DocumentCode :
2425852
Title :
A generic low power scan chain wrapper for designs using scan compression
Author :
Sabne, Amit ; Tiwari, Rajesh ; Shrivastava, Abhijeet ; Ravi, Srivaths ; Parekhji, Rubin
Author_Institution :
BHEL, India
fYear :
2010
fDate :
19-22 April 2010
Firstpage :
135
Lastpage :
140
Abstract :
Shrinking power budgets in low power system-on-chips (SoCs) have elevated test power consumption as a major consideration for chip design and test engineering teams. Many traditional automatic test pattern generation (ATPG) and design-for-test (DFT) techniques for test power reduction are either effective for circuits not using test data compression hardware or have implications on the physical design cycle. This paper describes a technique for reducing peak current during scan based testing that can work in the presence of compression, and impose no restrictions on physical design, e.g. related to chip clocking. We propose low-design effort modifications to the test compression logic (wrapper-like changes) that enable us to (a) bypass scan chains or groups of them and (b) shift in constant values into the bypassed flip-flops for lowering the instantaneous current drawn. The modifications are easily localized to a scan chain wrapper that can be used with any scan compression solution. An SoC using low-power scan chain wrappers provides sufficient configurability (scan chains bypassed or scan chains included) to explore different power reductions with test cost trade-offs. We describe a methodology that allows us to manage the inherent configurability available in our solution. For empirical validation, we have implemented low-power scan chain wrappers for a subset of scan chains in a recently taped-out 65nm low-power SoC. We present experimental data from ATPG and initial silicon power measurements for this chip to demonstrate the benefits and limitations of the proposal.
Keywords :
automatic test pattern generation; boundary scan testing; design for testability; low-power electronics; system-on-chip; ATPG; DFT techniques; automatic test pattern generation; bypassed flip-flops; chip clocking; chip design; design-for-test; generic low power scan chain wrapper; low power system-on-chips; peak current reduction; physical design cycle; power budgets; scan based testing; scan compression solution; silicon power measurements; size 65 nm; test compression logic; test data compression hardware; test engineering teams; test power consumption; test power reduction; Automatic test pattern generation; Chip scale packaging; Circuit testing; Design engineering; Design for testability; Energy consumption; Logic testing; Power engineering and energy; Power systems; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium (VTS), 2010 28th
Conference_Location :
Santa Cruz, CA
ISSN :
1093-0167
Print_ISBN :
978-1-4244-6649-8
Type :
conf
DOI :
10.1109/VTS.2010.5469593
Filename :
5469593
Link To Document :
بازگشت