DocumentCode :
2426020
Title :
A new reliability model for post-cycling charge retention of flash memories
Author :
Belgal, Hanmant P. ; Righos, Nick ; Kalastirsky, Ivan ; Peterson, Jeff J. ; Shiner, Robert ; Mielke, Neal
Author_Institution :
Intel Corp., Folsom, CA, USA
fYear :
2002
fDate :
2002
Firstpage :
7
Lastpage :
20
Abstract :
A well-known effect in flash memories is stress-induced leakage in a small fraction of memory cells after program/erase cycling. This paper presents a comprehensive statistical reliability model with an excellent fit to data collected on several technology generations in multi-year bakes. The leakage current is exponential in voltage and has a low but nonzero activation energy. The statistical variation is Weibull. The fraction of cells affected scales as a power law in cycle count, with significant dependence on the vertical and horizontal electric fields in cycling but little on the cycling temperature. A single model equation comprehends all of these effects. The mechanism anneals or recovers at moderate temperatures in a manner sensitive to processing details, which are discussed. A new technique is introduced to deduce the number of traps involved in the trap-assisted-tunneling (percolation) paths by correlating the effect to oxide trap density using cycling-induced erase-time push-out. The results suggest that the percolation paths consist of only a small number of traps, most likely two. Contrary to predictions that this mechanism is a hard barrier to scaling of flash memory, we show that it has been possible to reduce the effect by several orders of magnitude over the course of several generations of technology scaling.
Keywords :
Weibull distribution; annealing; electric fields; electron traps; electronic density of states; flash memories; hole traps; integrated circuit modelling; integrated circuit reliability; integrated circuit testing; integrated memory circuits; leakage currents; statistical analysis; Weibull statistical variation; activation energy; anneal temperatures; cycling temperature; cycling-induced erase-time push-out; flash memories; flash memory scaling; horizontal electric fields; leakage current; mechanism recovery temperatures; memory cells; memory technology generations; model equation; multi-year bakes; oxide trap density; percolation paths; post-cycling charge retention; power law scaling; program/erase cycling; reliability model; statistical reliability model; stress-induced leakage; technology scaling; trap-assisted-tunneling paths; vertical electric fields; Dielectrics; Electron traps; Flash memory; Leakage current; MOS capacitors; Nonvolatile memory; Stress; Temperature dependence; Temperature sensors; Tunneling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reliability Physics Symposium Proceedings, 2002. 40th Annual
Print_ISBN :
0-7803-7352-9
Type :
conf
DOI :
10.1109/RELPHY.2002.996604
Filename :
996604
Link To Document :
بازگشت