DocumentCode :
2426587
Title :
Establishing ASIC fault-coverage guidelines for high-reliability systems
Author :
Willing, Walter ; Helland, Arden
Author_Institution :
Northrop Grumman ESSD, Baltimore, MD, USA
fYear :
1998
fDate :
19-22 Jan 1998
Firstpage :
378
Lastpage :
382
Abstract :
Electronic systems are being designed with increasing levels of digital logic integration, quite often in the form of digital application specific integrated circuits (ASICs). The level of integration in these devices (10000 to greater than 100000 primitive logic elements such as “gates” and/or flip flops) presents a difficult challenge to design engineers for the development of a comprehensive set of test vectors to verify that all of the elements within the ASIC operate correctly. The percentage of possible logic elements (gates, flip flops, etc.) tested by the test vectors is known as fault coverage (FC). Although 100% fault coverage is a desired goal, quite often the complexity of the ASICs preclude reaching that goal. The hazards of insufficient fault coverage are magnified in complex systems with many ASICs, for if an untested defective logic element were to be exercised in any one ASIC, a system failure would occur. This paper presents a mathematical model to develop digital ASIC fault coverage guidelines for complex electronic systems. The model is based on established probabilistic relationships between integrated circuit fabrication yields, fault coverage and the resulting device defect level, combined with an estimated probability that untested logic elements will be exercised in use. The results of this model can be used to allocate the ASIC fault coverage requirements necessary to achieve high system mission success rates
Keywords :
application specific integrated circuits; digital integrated circuits; fault diagnosis; integrated circuit reliability; integrated circuit testing; logic testing; probability; ASIC fault-coverage guidelines; application specific integrated circuits; complex electronic systems; design engineering; device defect level; digital logic integration; fault coverage; flip flops; gates; high-reliability systems; integrated circuit fabrication yields; logic elements testing; mathematical model; primitive logic elements; probabilistic relationships; system failure; untested defective logic element; Application specific integrated circuits; Circuit faults; Design engineering; Guidelines; Integrated circuit modeling; Logic circuits; Logic design; Logic devices; Logic testing; Probabilistic logic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reliability and Maintainability Symposium, 1998. Proceedings., Annual
Conference_Location :
Anaheim, CA
ISSN :
0149-144X
Print_ISBN :
0-7803-4362-X
Type :
conf
DOI :
10.1109/RAMS.1998.653807
Filename :
653807
Link To Document :
بازگشت