DocumentCode :
2428568
Title :
Towards radix-4, parallel interleaver design to support high-throughput turbo decoding for re-configurability
Author :
Asghar, Rizwan ; Liu, Dake
Author_Institution :
Dept. of Electr. Eng., Linkoping Univ., Linkoping, Sweden
fYear :
2010
fDate :
12-14 April 2010
Firstpage :
1
Lastpage :
5
Abstract :
Parallel, radix-4 turbo decoding is used to enhance the throughput and at the same time reduce the overall memory cost. The bottleneck is the higher complexity associated with radix-4 parallel interleaver implementation. This paper addresses the implementation issues of radix-4, parallel interleaver and also proposes necessary modifications in the interleaver algorithms for parallel address generation. It presents a re-configurable architecture which enables the use of same turbo decoding core to be used for multiple standards. The proposed interleaver architecture is capable of handling the memory conflicts on-the-fly. It consumes 12.5K gates and can run at a frequency of 285MHz, thus supporting a throughput of 173.3Mpbs, which can cover most of the emerging communication standards.
Keywords :
decoding; interleaved codes; reconfigurable architectures; turbo codes; frequency 285 MHz; overall memory cost; radix-4 parallel interleaver design; radix-4 turbo decoding; reconfigurable architecture; Code standards; Communication standards; Costs; Digital video broadcasting; Frequency; Interleaved codes; Iterative decoding; Throughput; Turbo codes; WiMAX; DVB; HSPA; LTE; Parallel turbo decoding; Radix-4 interleaver; WiMAX;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Sarnoff Symposium, 2010 IEEE
Conference_Location :
Princeton, NJ
Print_ISBN :
978-1-4244-5592-8
Type :
conf
DOI :
10.1109/SARNOF.2010.5469723
Filename :
5469723
Link To Document :
بازگشت