DocumentCode :
2429128
Title :
A hybrid BIST architecture and its optimization for SoC testing
Author :
Jervan, Gert ; Peng, Zebo ; Ubar, Raimund ; Kruus, Helena
Author_Institution :
Linkoping Univ., Sweden
fYear :
2002
fDate :
2002
Firstpage :
273
Lastpage :
279
Abstract :
This paper presents a hybrid BIST architecture and methods for optimizing it to test system-on-chip in a cost effective way. The proposed self-test architecture can be implemented either only in software or by using some test related hardware. In our approach we combine pseudorandom test patterns with stored deterministic test patterns to perform core test with minimum time and memory, without losing test quality. We propose two algorithms to calculate the cost of the rest process. To speed up the optimization procedure, a Tabu search based method is employed for finding the global cost minimum. Experimental results have demonstrated the feasibility and efficiency of the approach and the significant decreases in overall test cost.
Keywords :
VLSI; application specific integrated circuits; automatic test pattern generation; built-in self test; costing; integrated circuit testing; logic testing; optimisation; search problems; ATPG based generation; SoC testing; Tabu search based method; core test; fault table based generation; global cost minimum; hybrid BIST architecture; optimization procedure; pseudorandom test patterns; self-test architecture; stored deterministic test patterns; system-on-chip; test process cost calculation; test quality; Automatic testing; Built-in self-test; Computer architecture; Cost function; Hardware; Optimization methods; Performance evaluation; Software testing; System testing; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design, 2002. Proceedings. International Symposium on
Print_ISBN :
0-7695-1561-4
Type :
conf
DOI :
10.1109/ISQED.2002.996750
Filename :
996750
Link To Document :
بازگشت