DocumentCode :
242982
Title :
A modified approach for reconfigurable FIR filter architecture
Author :
Reddy, Kotha Srinivasa ; Patel, Rahul ; Gupta, Tushar ; Kumar, Sahoo Subhendu
Author_Institution :
Dept. of Electr. & Electron. Eng., Birla Inst. of Technol. & Sci., Pilani, India
fYear :
2014
fDate :
22-25 Oct. 2014
Firstpage :
1
Lastpage :
5
Abstract :
This paper proposes a modified reconfigurable architecture for finite impulse response (FIR) filter. The proposed architecture uses shift and add unit along with modified processing element (MPE) unit. MPE units and structural adders are implemented with 4:2 compressors, which improves the performance of FIR filter. The proposed filter is implemented using gate level Verilog HDL and synthesized using Xilinx´s Spartan 6´s 6slx45csg324-3. The synthesis results are compared with recently published architectures and show a significant improvement in area, power and delay.
Keywords :
FIR filters; adders; hardware description languages; Xilinx Spartan 6´s 6slx45csg324-3; finite impulse response filter; gate level Verilog HDL; modified processing element unit; reconfigurable FIR filter architecture; Adders; Compressors; Delays; Finite impulse response filters; Multiplexing; Table lookup; 4:2 compressor; SDR; reconfigurable FIR filter;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
TENCON 2014 - 2014 IEEE Region 10 Conference
Conference_Location :
Bangkok
ISSN :
2159-3442
Print_ISBN :
978-1-4799-4076-9
Type :
conf
DOI :
10.1109/TENCON.2014.7022326
Filename :
7022326
Link To Document :
بازگشت