Title :
Studying the impact of gate tunneling on dynamic behaviors of partially-depleted SOI CMOS using BSIMPD
Author :
Su, Pin ; Fung, Samuel K H ; Liu, Weidong ; Hu, Chenming
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., California Univ., Berkeley, CA, USA
Abstract :
In this, work, we investigate and analyze the impact of gate tunneling on dynamic behaviors of partially depleted SOI CMOS with the aid of the physically accurate BSIMPD model. We examine in particular the impact of gate tunneling on the history dependence of inverter delays. The examination reveals key requirements for capturing the history effect in SPICE modeling. This study suggests that gate tunneling has a strong impact on the delay range and should be considered in SOI circuit simulation. It is crucial for circuit, designers to understand and contain the hysteretic delay variations caused by gate current. An accurate SPICE model that includes the oxide tunneling mechanism should be used to quantify the effect without undermining the performance benefit of a partially depleted SOI technology. BSIMPD is one model that attempts to bridge the gap between advanced SOI technologies and circuit design. With its built-in floating-body, self-heating and body-contact modules, BSIMPD captures SOI-specific effects and therefore is able to raise the design quality of PD SOI chips. BSIMPD has been implemented in Berkeley SPICE3f4 and other commercial SPICE simulators. It may also be the basis for computing the look-up tables used for higher-level timing simulation.
Keywords :
CMOS digital integrated circuits; MOSFET; SPICE; circuit simulation; delays; integrated circuit modelling; semiconductor device models; silicon-on-insulator; table lookup; timing; tunnelling; BSIMPD model; Berkeley SPICE3f4 simulators; Berkeley short-channel IGFET model; PD SOI chips; SOI circuit simulation; SOI-specific effects; SPICE modeling; Si; built-in body-contact module; built-in floating-body module; built-in self-heating module; commercial SPICE simulators; delay range; dynamic behaviors; gate current; gate tunneling; higher-level timing simulation; history dependence; hysteretic delay variations; inverter delays; look-up tables; oxide tunneling mechanism; partially depleted SOI CMOS; Bridge circuits; Circuit simulation; Computational modeling; Delay; History; Hysteresis; Inverters; SPICE; Semiconductor device modeling; Tunneling;
Conference_Titel :
Quality Electronic Design, 2002. Proceedings. International Symposium on
Print_ISBN :
0-7695-1561-4
DOI :
10.1109/ISQED.2002.996792