DocumentCode :
2430919
Title :
Challenges in microprocessor physical and power management design
Author :
Konstadinidis, Georgios K.
Author_Institution :
SUN Microsyst., Santa Clara, CA, USA
fYear :
2009
fDate :
28-30 April 2009
Firstpage :
9
Lastpage :
12
Abstract :
The free ride from process technology for CPU design has ended. Innovations in architecture, circuit design, and physical implementation are required to cope with increased challenges imposed by the lack of process scaling, increased variability and layout-dependent effects. In addition, power density is rising to prohibitive levels and has now become the predominant performance limiter. Extensive power management at both architectural and circuit levels is a major focus point in today´s microprocessor design. This paper gave an overview of the issues, the potential solutions and the tool requirements to address the ever- increasing physical design and power management challenges.
Keywords :
integrated circuit layout; low-power electronics; microprocessor chips; CPU design; circuit design; layout-dependent effects; microprocessor physical design; power density; power management design; process scaling; Energy management; Microprocessors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, Automation and Test, 2009. VLSI-DAT '09. International Symposium on
Conference_Location :
Hsinchu
Print_ISBN :
978-1-4244-2781-9
Electronic_ISBN :
978-1-4244-2782-6
Type :
conf
DOI :
10.1109/VDAT.2009.5158083
Filename :
5158083
Link To Document :
بازگشت