Title :
Implementation and verification practices of DVFS and power gating
Author :
Chen, Shi-Hao ; Lin, Jiing-Yuan
Author_Institution :
Global Unichip Corp., Hsin-Chu, Taiwan
Abstract :
Reducing the power supply voltage is an effective technique to reduce dynamic power. Power shut-off (PSO) is also a well-known approach to reduce leakage power. In practice, one may employ multi-supply voltage or dynamic voltage and frequency scaling (DVFS) techniques accompanied with power gating and multi-depth sleep modes to reduce both of dynamic and leakage power consumption. As the voltage domains (power domains) and sleep modes (power modes) are increased dramatically, it is difficult to plan interface logics such as level shifters and isolation cells completely by manual for each power domain. In this paper, we present an interface planning methodology, and take a DVFS and power gating design with over 50 power domains and 80 power modes to demonstrate the verification challenges and our solutions. Besides, we propose a ldquoseamlessrdquo interface control circuit for PSO and DVFS designs. By using the circuit, the designs in the power on domain don´t feel any data change when the opposite power domain is powered off.
Keywords :
logic circuits; power aware computing; power consumption; dynamic frequency scaling techniques; dynamic voltage scaling; interface logics; leakage power consumption; leakage power reduction; multisupply voltage; power gating; power shut-off; power supply voltage reduction; seamless interface control circuit; Dynamic voltage scaling; Energy consumption; Error correction; Flip-flops; Formal verification; Frequency; Logic circuits; Logic design; Packaging; Power supplies;
Conference_Titel :
VLSI Design, Automation and Test, 2009. VLSI-DAT '09. International Symposium on
Conference_Location :
Hsinchu
Print_ISBN :
978-1-4244-2781-9
Electronic_ISBN :
978-1-4244-2782-6
DOI :
10.1109/VDAT.2009.5158084