Title :
Design methodology for a block motion estimation IP core
Author :
Turner, R.H. ; Woods, R. ; Fischaber, S. ; McAllister, J.
Author_Institution :
ECIT Inst., Queen´´s Univ. Belfast, Belfast
Abstract :
The paper describes the design of a parameterizable core for motion estimation. Using a high level strategy targeted at memory requirements, a core has been developed for H.261, H.263 and MPEG-2 video compression standards which works efficiently across a range of search mechanisms, window sizes and error metrics. The core can perform motion estimation at up to 150 frame/s and performs well across the parameter range, demonstrating the design quality.
Keywords :
data compression; industrial property; motion estimation; video coding; H.261; H.263; IP core; MPEG-2 video compression standards; block motion estimation; intellectual property; Buffer storage; Control systems; Design methodology; Discrete cosine transforms; Field programmable gate arrays; Image processing; Image storage; Motion estimation; Random access memory; Signal processing; FPGA; IP cores; motion estimation;
Conference_Titel :
Neural Networks and Signal Processing, 2008 International Conference on
Conference_Location :
Nanjing
Print_ISBN :
978-1-4244-2310-1
Electronic_ISBN :
978-1-4244-2311-8
DOI :
10.1109/ICNNSP.2008.4590443