DocumentCode :
2431577
Title :
Coupling- and ECP-aware metal fill for improving layout uniformity in copper CMP
Author :
Co, Yu-Lun ; Chen, Hung-Ming ; Cheng, Yi-kan
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
fYear :
2009
fDate :
28-30 April 2009
Firstpage :
122
Lastpage :
125
Abstract :
With feature sizes on chips shrinking at advanced process nodes, the difficulty in manufacturability and reliability of chips is extremely increasing. It has necessitated better planarization of chip surface topography to improve both functional and parametric yields. The common solution to minimize topography variation is to perform metal fills in empty spaces in the layout. However, these dummy metals will increase the capacitances between wires and then invoke delay and coupling/crosstalk noise problems. Furthermore, the impact of ECP (electroplating) should be included in the copper CMP (chemical mechanical polishing) model in order to have accurate metal fill results. In this paper, we adopt and implement an approach to considering especially the key layout parameters that affect the post-ECP topography. We further apply a greedy-based method to place the floating dummy metals in the positions with minimal additional coupling capacitances. The experimental results are encouraging. Our method not only considers the thickness range of post-ECP, it can also add much less additional coupling capacitances over a density-driven metal fill method.
Keywords :
chemical mechanical polishing; coupled circuits; crosstalk; electroplating; filler metals; surface topography; ECP-aware metal fill; chemical mechanical polishing; chip surface topography; copper CMP; coupling capacitances; coupling noise problems; coupling-aware metal fill; crosstalk noise problems; density-driven metal fill; electroplating; floating dummy metals; layout uniformity; Capacitance; Copper; Crosstalk; Delay; Manufacturing processes; Planarization; Semiconductor device manufacture; Semiconductor device modeling; Surface topography; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, Automation and Test, 2009. VLSI-DAT '09. International Symposium on
Conference_Location :
Hsinchu
Print_ISBN :
978-1-4244-2781-9
Electronic_ISBN :
978-1-4244-2782-6
Type :
conf
DOI :
10.1109/VDAT.2009.5158110
Filename :
5158110
Link To Document :
بازگشت