DocumentCode :
2432039
Title :
An area-efficient parallel Turbo decoder based on contention free algorithm
Author :
Tseng, Kai-Hsin ; Chuang, Hsiang-Tsung ; Tseng, Shao-Yen ; Fang, Wai-Chi
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
fYear :
2009
fDate :
28-30 April 2009
Firstpage :
203
Lastpage :
206
Abstract :
In this paper, a contention free algorithm for solving memory collision problem of parallel Turbo decoder architecture using the simulated annealing algorithm is presented. Furthermore, we proposed two area-efficient extrinsic memory schemes based on the parallel contention free Turbo decoder. One of the proposed schemes employs only multiple single port memories with one temporary buffer instead of the original dual port or two port memories and the other scheme further employs an additional non-linear extrinsic mapping architecture. The proposed schemes lead to approximately 37% and 46% memory area reduction, respectively, for 16-parallel Turbo decoder in comparison to the conventional dual port memory scheme under the UMC 0.13-mum CMOS process.
Keywords :
decoding; simulated annealing; turbo codes; area-efficient extrinsic memory schemes; area-efficient parallel turbo decoder; contention free algorithm; memory collision problem; simulated annealing algorithm; Algorithm design and analysis; Analytical models; Bit error rate; CMOS process; Delay; Iterative algorithms; Iterative decoding; Performance analysis; Simulated annealing; Turbo codes;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, Automation and Test, 2009. VLSI-DAT '09. International Symposium on
Conference_Location :
Hsinchu
Print_ISBN :
978-1-4244-2781-9
Electronic_ISBN :
978-1-4244-2782-6
Type :
conf
DOI :
10.1109/VDAT.2009.5158130
Filename :
5158130
Link To Document :
بازگشت