DocumentCode :
2432309
Title :
An all-digital clock generator for dynamic frequency scaling
Author :
Lin, Wei-Ming ; Chen, Chao-Chyun ; Liu, Shen-Iuan
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
fYear :
2009
fDate :
28-30 April 2009
Firstpage :
251
Lastpage :
254
Abstract :
An all-digital clock generator for dynamic frequency scaling is presented by using a cyclic clock multiplier. It realizes the fractional or multiplied output clock within four reference clock cycles. The frequency of the output clock can be programmed as Mfref/N (fref is the reference clock frequency, 1lesMles7, and 1lesNles8). It has been fabricated in a 0.18 um CMOS process. The measured rms jitter of the output clock is 3 ps when the input clock is 133 MHz, M is 7, and N is 1 and consumes 53 mW from a supply of 1.8 V. The core area of this clock generator is 0.26 mm2.
Keywords :
clocks; delay lines; power aware computing; all-digital clock generator; cyclic clock multiplier; dynamic frequency scaling; CMOS process; Chaos; Clocks; Delay; Frequency control; Frequency conversion; Jitter; Multiplexing; Phase locked loops; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, Automation and Test, 2009. VLSI-DAT '09. International Symposium on
Conference_Location :
Hsinchu
Print_ISBN :
978-1-4244-2781-9
Electronic_ISBN :
978-1-4244-2782-6
Type :
conf
DOI :
10.1109/VDAT.2009.5158142
Filename :
5158142
Link To Document :
بازگشت