Title :
Co-calibration of capacitor mismatch and comparator offset for 1-bit/stage pipelined ADC
Author :
Huang, Xuan-Lun ; Kang, Ping-Ying ; Yu, Yuan-Chi ; Huang, Jiun-Lang
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
Abstract :
In this paper, we present a histogram-based two-phase calibration technique for capacitor mismatch and comparator offset of 1-bit/stage pipelined Analog-to-Digital Converters (ADCs). In the first phase, it calibrates the missing decision levels by capacitor resizing. Unlike previous works which require large capacitor arrays, only few switches are added to the circuit. The second phase performs missing code elimination. It achieves better calibrated linearity and provides better mismatch tolerance than the traditional digital calibration technique. Simulation results show that the proposed technique effectively improves both the static and dynamic performance.
Keywords :
analogue-digital conversion; calibration; capacitors; comparators (circuits); analog-to-digital converters; capacitor mismatch cocalibration; capacitor resizing; comparator offset; pipelined ADC; two phase calibration technique; Analog-digital conversion; Calibration; Circuit simulation; Clocks; Data conversion; Linearity; Switched capacitor circuits; Switches; Switching circuits; Transfer functions;
Conference_Titel :
VLSI Design, Automation and Test, 2009. VLSI-DAT '09. International Symposium on
Conference_Location :
Hsinchu
Print_ISBN :
978-1-4244-2781-9
Electronic_ISBN :
978-1-4244-2782-6
DOI :
10.1109/VDAT.2009.5158145