DocumentCode :
2432756
Title :
A new arbitration circuit for synchronous multiple bus multiprocessor systems
Author :
Mahmud, Syed Masud ; Showkat-Ul-Alam, Md
Author_Institution :
Dept. of Electr. & Comput. Eng., Wayne State Univ., Detroit, MI, USA
fYear :
1990
fDate :
23-26 Apr 1990
Firstpage :
57
Lastpage :
62
Abstract :
A novel design for an M-user B-server arbiter for a multiple bus system is presented. The arbitration circuit maintains fairness when it is used in a low-order interleaved memory system. The arbiter is also fair for a general-purpose multiprocessor system where the memory modules are uniformly accessed by the processors. The arbitration time grows at a rate O(log2 M), where M is the number of memory modules in a system. When a system has more than four memory modules, both the gate count and delay of the present design are less than those of previous designs
Keywords :
computer interfaces; multiprocessing systems; storage management; M-user B-server arbiter; arbitration circuit; arbitration time; delay; fairness; gate count; general-purpose multiprocessor system; low-order interleaved memory system; memory modules; multiple bus system; novel design; synchronous multiple bus multiprocessor systems; Computer architecture; Costs; Delay; Design engineering; Hardware; Integrated circuit interconnections; Multiprocessing systems; Multiprocessor interconnection networks; Protocols; Resource management;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Systems Integration, 1990. Systems Integration '90., Proceedings of the First International Conference on
Conference_Location :
Morristown, NJ
Print_ISBN :
0-8186-9027-5
Type :
conf
DOI :
10.1109/ICSI.1990.138662
Filename :
138662
Link To Document :
بازگشت