• DocumentCode
    243288
  • Title

    A fractional sample rate conversion filter for a software radio receiver on FPGA

  • Author

    Agarwal, Abhishek ; Boppana, Lakshmi ; Kodali, Ravi Kishore

  • Author_Institution
    Dept. of Electron. & Commun. Eng., Nat. Inst. of Technol., Warangal, Warangal, India
  • fYear
    2014
  • fDate
    22-25 Oct. 2014
  • Firstpage
    1
  • Lastpage
    6
  • Abstract
    Sample rate conversion for a software radio receiver is one of the critical tasks. Due to the phenomenon of bandpass sampling, digitization of a very high intermediate frequency incorporating different wireless communication standards has to undergo sample rate conversion ranging from a factor of 4 to 400. In this paper, an architectural implementation of Digital Down Converter (DDC) for multi-standard radio based on multiplexed Cascaded Integrator Comb (CIC) decimation filters is presented. To compensate the gain droop in the pass band of the CIC filter, a droop compensation filter is needed. In addition to this an interpolation filter is required to match the symbol rate of the standard. Hence, a joint compensation and interpolation filter is designed based on the transposed Farrow structure. The designed filter offers flexibility due to the computation of coefficients using frequency domain polynomials rather than time domain information. A VHDL model for the filter has been developed and the same has been functionally simulated using the Xilinx FPGA device XC6VCX240t-2FF484. The results show that a reconfigurable Farrow filter can be easily designed for matching the symbol rate of any radio standard with the same hardware resources.
  • Keywords
    comb filters; field programmable gate arrays; hardware description languages; radio receivers; receivers; software radio; CIC filter; FPGA; Farrow structure; VHDL model; Xilinx FPGA device XC6VCX240t-2FF484; bandpass sampling; digital down converter; droop compensation filter; fractional sample rate conversion filter; frequency domain polynomials; joint compensation and interpolation filter; multiplexed cascaded integrator comb decimation filters; software radio receiver; very high intermediate frequency; Baseband; Computer architecture; Finite impulse response filters; Hardware; Interpolation; Joints; Standards; ADC; CIC filter; DDC; FPGA; Farrow structure; SRC;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    TENCON 2014 - 2014 IEEE Region 10 Conference
  • Conference_Location
    Bangkok
  • ISSN
    2159-3442
  • Print_ISBN
    978-1-4799-4076-9
  • Type

    conf

  • DOI
    10.1109/TENCON.2014.7022456
  • Filename
    7022456