DocumentCode :
2432953
Title :
System-level development and verification framework for high-performance system accelerator
Author :
Wang, Chen-Chieh ; Wong, Ro-Pun ; Lin, Jing-Wun ; Chen, Chung-Ho
Author_Institution :
Inst. of Comput. & Commun. Eng., Nat. Cheng Kung Univ., Tainan, Taiwan
fYear :
2009
fDate :
28-30 April 2009
Firstpage :
359
Lastpage :
362
Abstract :
In this paper, we propose a framework to develop high-performance system accelerator at system-level. This framework is designed by integrating a virtual machine, an electronic system level platform, and an enhanced QEMU-SystemC. The enhancement includes a local master interface for fast memory transfer, and an interrupt handling hardware for software/hardware communication support that enables full system simulation. We have also developed a network virtual interface for our system to co-work with the real world network environment. Finally, the MD5 algorithm offload and the network offload engine are used as examples to demonstrate the proposed framework system for full system simulation.
Keywords :
logic design; network interfaces; virtual machines; MD5 algorithm; QEMU-SystemC; electronic system level platform; high-performance system accelerator; software/hardware communication; verification framework; virtual machine; Acceleration; Application software; Central Processing Unit; Communication system software; Engines; Hardware; Microprocessors; Operating systems; System-on-a-chip; Virtual machining;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, Automation and Test, 2009. VLSI-DAT '09. International Symposium on
Conference_Location :
Hsinchu
Print_ISBN :
978-1-4244-2781-9
Electronic_ISBN :
978-1-4244-2782-6
Type :
conf
DOI :
10.1109/VDAT.2009.5158169
Filename :
5158169
Link To Document :
بازگشت