DocumentCode :
2433368
Title :
Low error rate LDPC decoders
Author :
Zhang, Zhengya ; Dolecek, Lara ; Lee, Pamela ; Anantharam, Venkat ; Wainwright, Martin J. ; Richards, Brian ; Nikolic, Borivoje
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Univ. of Michigan, Ann Arbor, MI, USA
fYear :
2009
fDate :
1-4 Nov. 2009
Firstpage :
1278
Lastpage :
1282
Abstract :
Low-density parity-check (LDPC) codes have been demonstrated to perform very close to the Shannon limit when decoded iteratively. However challenges persist in building practical high-throughput decoders due to the existence of error floors at low error rate levels. We apply high-throughput hardware emulation to capture errors and error-inducing noise realizations, which allow for in-depth analysis. This method enables the design of LDPC decoders that operate without error floors down to very low bit error rate (BER) levels. Such emulation-aided studies facilitate complex systems designs.
Keywords :
codecs; error statistics; parity check codes; Shannon limit; bit error rate; complex systems designs; error floors; error-inducing noise realizations; high-throughput decoders; high-throughput hardware emulation; low error rate LDPC decoders; low error rate levels; low-density parity-check codes; Bit error rate; Buildings; Design methodology; Emulation; Error analysis; Floors; Hardware; Iterative decoding; Parity check codes; System analysis and design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Systems and Computers, 2009 Conference Record of the Forty-Third Asilomar Conference on
Conference_Location :
Pacific Grove, CA
ISSN :
1058-6393
Print_ISBN :
978-1-4244-5825-7
Type :
conf
DOI :
10.1109/ACSSC.2009.5469944
Filename :
5469944
Link To Document :
بازگشت