DocumentCode :
2433978
Title :
A DSP architecture optimized for wireless baseband
Author :
Rowen, C. ; Nuth, P. ; Fiske, S.
Author_Institution :
Tensilica, Inc., Santa Clara, CA, USA
fYear :
2009
fDate :
5-7 Oct. 2009
Firstpage :
151
Lastpage :
156
Abstract :
The high computation demands of next generation cellular and broadcast wireless require both higher efficiency and greater flexibility in baseband processing. This paper introduces a new DSP architecture optimized for baseband applications, especially applications with heavy workload of complex filtering, FFT and MIMO matrix operations such as LTE. The Tensilica ConnX Baseband Engine processor core implements a 3-issue VLIW, 8-way SIMD architecture. It can perform 16 multiply-add operations per cycle, and executes a full radix-4 FFT butterfly or 4 complex FIR filter taps per cycle. It directly implements vector division and reciprocal square root operations. At 400 MHz, it provides almost 13 GB per second of memory bandwidth. The rich programming environment, including vectorization of scalar C applications, allows easy deployment into cellular base-station, femto-cell and other software-agile radio applications, and into multi-standard broadcast receivers.
Keywords :
FIR filters; cellular radio; digital arithmetic; digital signal processing chips; fast Fourier transforms; DSP architecture; FIR filter; Tensilica ConnX Baseband Engine processor; fast Fourier transforms; frequency 400 MHz; next generation cellular network; radix-4 FFT butterfly; wireless baseband processing; Application software; Baseband; Broadcasting; Computer architecture; Digital signal processing; Engines; Filtering; Finite impulse response filter; MIMO; VLIW;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System-on-Chip, 2009. SOC 2009. International Symposium on
Conference_Location :
Tampere
Print_ISBN :
978-1-4244-4465-6
Electronic_ISBN :
978-1-4244-4467-0
Type :
conf
DOI :
10.1109/SOCC.2009.5335658
Filename :
5335658
Link To Document :
بازگشت