Title :
Shuffled serial adder: an area-latency effective serial adder
Author :
Saggese, G.P. ; Strollo, A.G.M. ; Mazzocca, N. ; De Caro, D.
Author_Institution :
Dept. of Electron. & Telecommun. Eng., Univ. of Naples - "Federico II", Napoli, Italy
Abstract :
The shuffled adder, a novel serial adder with a latency proportional to log2N, where N is the operand width, is presented. It is derived from the Kogge-Stone adder, reordering the cells to obtain a slice-based structure that allows an area-time effective serial implementation. It can be fed with parallel inputs and produce parallel outputs, differently from the digit-serial approach that results in the need for a data-formatter to convert a parallel input into digits, and to collect the digits of the output word. A standard-cell VLSI implementation for different values of N is presented: area-time performances are evaluated through circuit simulations, and compared with digit-serial adders with various digit-size, proving the attractiveness of the proposed structure.
Keywords :
VLSI; adders; circuit CAD; circuit simulation; integrated circuit design; integrated circuit layout; logic CAD; logic simulation; Kogge-Stone adder; VLSI; adder digit-size; area-latency effectiveness increase; area-time effective serial implementation; data-formatters; digit-serial adders; operand width; parallel/serial data conversion; shuffled serial adders; slice-based structures; word-parallel inputs; word-parallel outputs; Adders; Circuit simulation; Computer architecture; Delay; Integrated circuit interconnections; Logic; Performance evaluation; Signal processing; Time factors; Very large scale integration;
Conference_Titel :
Electronics, Circuits and Systems, 2002. 9th International Conference on
Print_ISBN :
0-7803-7596-3
DOI :
10.1109/ICECS.2002.1046242