Title :
Development and comparison of reduced-order interconnect macromodels for time-domain simulation
Author :
Palenius, Timo ; Roos, Janne ; Aaltonen, Sakari
Author_Institution :
Dept. of Electr. & Commun. Eng., Helsinki Univ. of Technol., Espoo, Finland
Abstract :
As signal speeds grow and feature sizes shrink in digital VLSI circuits, there is an increasing need to correctly model the interconnects between transistors. Since the size of the resulting RLC-interconnect network can be huge, model-reduction algorithms have been developed for replacing the RLC networks with reduced-order frequency-domain models. This paper focuses on interfacing these frequency-domain representations with the time-domain simulation of the original nonlinear circuit. Three well-known reduced-order macromodels are briefly reviewed and two new ones are proposed. Comparisons between the simulation times and memory consumption of the various models are presented.
Keywords :
RLC circuits; VLSI; circuit simulation; equivalent circuits; frequency-domain analysis; integrated circuit design; integrated circuit interconnections; integrated circuit modelling; logic simulation; nonlinear network analysis; reduced order systems; time-domain analysis; RLC-interconnect networks; digital VLSI; digital circuit simulation; equivalent circuits; model-reduction algorithms; nonlinear circuit time-domain simulation; reduced-order frequency-domain models; reduced-order interconnect macromodels; time-domain simulation; transistor interconnect modeling; Circuit simulation; Circuit theory; Equations; Equivalent circuits; Integrated circuit interconnections; Nonlinear circuits; RLC circuits; Reduced order systems; Time domain analysis; Voltage;
Conference_Titel :
Electronics, Circuits and Systems, 2002. 9th International Conference on
Print_ISBN :
0-7803-7596-3
DOI :
10.1109/ICECS.2002.1046279