Title :
A built-in test circuit for supply current testing of open defects at interconnects in 3D ICs
Author :
Konishi, Tomoaki ; Yotsuyanagi, Hiroyuki ; Hashizume, Masaki
Author_Institution :
Institute of Technology and Science, The University of Tokushima, 2-1 Minamijyosanjima-cho, Tokushima 770-8506, Japan
Abstract :
In this paper, a built-in test circuit is proposed to detect and locate open defects occurring at interconnects between dies in a 3D IC by means of the quiescent supply current. In the test circuit, IEEE 1149.1 test architecture is used to provide a test vector to a targeted interconnect. Testability of the testing with the test circuit is evaluated by Spice simulation. The simulation results show us that a hard open defect and a soft open one generating additional delay of 0.58nsec can be detected at a test speed of 100MHz.
Conference_Titel :
Electronic System-Integration Technology Conference (ESTC), 2012 4th
Conference_Location :
Amsterdam, Netherlands
Print_ISBN :
978-1-4673-4645-0
DOI :
10.1109/ESTC.2012.6542127