DocumentCode :
2436662
Title :
Exploiting set-level write non-uniformity for energy-efficient NVM-based hybrid cache
Author :
Li, Jianhua ; Shi, Liang ; Xue, Chun Jason ; Yang, Chengmo ; Xu, Yinlong
fYear :
2011
fDate :
13-14 Oct. 2011
Firstpage :
19
Lastpage :
28
Abstract :
Hybrid cache architectures have been proposed to mitigate the increasing on-chip power dissipation through the exploitation of the emerging non-volatile memories (NVMs). To overcome the high energy and long latency associated with write operations of NVMs, a small SRAM is typically incorporated into the hybrid cache for accommodating write-intensive cache blocks. How to efficiently manage this SRAM and manipulate the write operations are crucial to the performance of the hybrid cache. In this paper, we first present our observation that the intensity of write operations on different cache sets is usually non-uniform for real applications, such as multimedia, multi-programmed, multithreaded applications. The previously proposed hybrid cache schemes can not efficiently and symmetrically utilize the small SRAM to accommodate such widely-existing non-uniform writes on cache sets. Based on this observation, we propose a novel hybrid cache design, Dual Associative Hybrid Cache (denoted as DAHYC), as well as the corresponding cache management policy. By organizing the SRAM blocks in the hybrid cache as a semi-independent set-associative cache, several hybrid cache sets can efficiently share and cooperatively utilize their SRAM blocks, instead of exclusively utilizing the SRAM blocks in each cache set in previous hybrid cache schemes, to boost power-efficiency. Through prudently manipulating the locality information of SRAM blocks in both the NVM sets and the SRAM sets, the proposed cache management policy also delivers high-performance. Experimental results show that, compared with previous works, the DAHYC can reduce the dynamic power of the hybrid cache by 24.8% on average and up to 54% for SPEC2000 INT benchmarks, while at the same time improving the performance of the hybrid cache by 1.16% on average.
Keywords :
SRAM chips; cache storage; multi-threading; SRAM; cache management policy; dual associative hybrid cache; energy efficient NVM based hybrid cache; multimedia applications; multiprogrammed applications; multithreaded applications; nonvolatile memories; on-chip power dissipation; set associative cache; set level write nonuniformity; Energy Efficient; Hybrid Cache; Non-Volatile Memory; Write Non-Uniformity;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Embedded Systems for Real-Time Multimedia (ESTIMedia), 2011 9th IEEE Symposium on
Conference_Location :
Taipei
Print_ISBN :
978-1-4577-2123-6
Type :
conf
DOI :
10.1109/ESTIMedia.2011.6088521
Filename :
6088521
Link To Document :
بازگشت