DocumentCode :
2437772
Title :
3D integration challenges for fine pitch back side micro-bumping on ZoneBOND™ wafers
Author :
Buisson, Thibault ; De Preter, Inge ; Suhard, S. ; Vandersmissen, Kevin ; Jaenen, Patrick ; Witters, T. ; Jamieson, G. ; Jourdain, Anne ; Van Huylenbroeck, Stefaan ; Manna, A.La ; Beyer, G. ; Beyne, Eric
Author_Institution :
Imec Belgium Kapeldreef 75, 3001 Leuven, Belgium
fYear :
2012
fDate :
17-20 Sept. 2012
Firstpage :
1
Lastpage :
5
Abstract :
The fabrication of small pitch micro-bumps on thinned wafers after through silicon vias (TSV) reveal and back side passivation is reported. Device wafers are bonded on temporary silicon carrier using the novel ZoneBONDTM material. Micro-bump scaling involves a reduction of the overall solder volume. These structures are now reaching such dimensions that solder diffusion becomes problematic. One key advantage of the ZoneBONDTM material is to enable room temperature debonding process in case of solder bumps and therefore prevent any metal diffusion or solder consumption prior to stacking. The glue compatibility with the micro-bumping module and the challenges to perform these processes on the back side of device wafers are reported in this study. The main process steps studied are the lithography and its alignment accuracy as well as the electro chemical deposition of the micro-bumps.
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic System-Integration Technology Conference (ESTC), 2012 4th
Conference_Location :
Amsterdam, Netherlands
Print_ISBN :
978-1-4673-4645-0
Type :
conf
DOI :
10.1109/ESTC.2012.6542211
Filename :
6542211
Link To Document :
بازگشت