DocumentCode :
2437948
Title :
Efficient pattern mapping for deterministic logic BIST
Author :
Gherman, Valentin ; Wunderlich, Hans-Joachim ; Vranken, Harald ; Hapke, Friedrich ; Wittke, Michael ; Garbers, Michael
Author_Institution :
Stuttgart Univ., Germany
fYear :
2004
fDate :
26-28 Oct. 2004
Firstpage :
48
Lastpage :
56
Abstract :
Deterministic logic BIST (DLBIST) is an attractive test strategy, since it combines advantages of deterministic external testing and pseudo-random LBIST. Unfortunately, previously published DLBIST methods are unsuited for large ICs, since computing time and memory consumption of the DLBIST synthesis algorithms increase exponentially, or at least cubically, with the circuit size. In this paper, we propose a novel DLBIST synthesis procedure that has nearly linear complexity in terms of both computing time and memory consumption. The new algorithms are based on binary decision diagrams (BDDs). We demonstrate the efficiency of the new algorithms for industrial designs up to 2M gates.
Keywords :
binary decision diagrams; built-in self test; circuit complexity; integrated circuit testing; logic testing; BDD; binary decision diagrams; deterministic external testing; deterministic logic BIST; efficient pattern mapping; linear complexity; memory consumption; pseudorandom logic BIST; Automatic testing; Boolean functions; Built-in self-test; Circuit faults; Circuit synthesis; Circuit testing; Data structures; Integrated circuit testing; Logic testing; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 2004. Proceedings. ITC 2004. International
Print_ISBN :
0-7803-8580-2
Type :
conf
DOI :
10.1109/TEST.2004.1386936
Filename :
1386936
Link To Document :
بازگشت