DocumentCode :
2438283
Title :
Design and evaluation of decimal array multipliers
Author :
Gorgin, Saeid ; Jaberipur, Ghassem ; Parhami, Behrooz
Author_Institution :
Dept. of Electr. & Comput. Engr., Shahid Beheshti Univ., Tehran, Iran
fYear :
2009
fDate :
1-4 Nov. 2009
Firstpage :
1782
Lastpage :
1786
Abstract :
Hardware support for decimal arithmetic has become an important focal point, both in the research arena and in commercial processor developments. Like their binary counterparts, decimal multipliers can be designed in a variety of ways, offering area and speed trade-offs. Pipelined array multipliers support high throughput, making them attractive in multiply-intensive applications. We propose two different architectures for decimal array multipliers based on (1) precomputed multiples and (2) decimal digit-multipliers. We compare the VLSI area and delay parameters of the resulting array multiplier designs with each other and with those of binary array multipliers covering the same range of inputs.
Keywords :
microprocessor chips; pipeline processing; VLSI; decimal arithmetic; decimal array multipliers; decimal digit multipliers; delay parameters; hardware support; pipelined array multipliers; precomputed multiples; processor developments; Computer architecture; Costs; Delay; Digital arithmetic; Electronic circuits; Hardware; Integrated circuit interconnections; Pipeline processing; Throughput; Very large scale integration; Array multiplier; Binary-coded decimal; Computer arithmetic; Decimal calculation; Pipelining;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Systems and Computers, 2009 Conference Record of the Forty-Third Asilomar Conference on
Conference_Location :
Pacific Grove, CA
ISSN :
1058-6393
Print_ISBN :
978-1-4244-5825-7
Type :
conf
DOI :
10.1109/ACSSC.2009.5470205
Filename :
5470205
Link To Document :
بازگشت