DocumentCode :
243843
Title :
Slicing Floorplans with Handling Symmetry and General Placement Constraints
Author :
Hongxia Zhou ; Chiu-Wing Sham ; Hailong Yao
Author_Institution :
Hong Kong Polytech. Univ., Hong Kong, China
fYear :
2014
fDate :
9-11 July 2014
Firstpage :
112
Lastpage :
117
Abstract :
Floorplan design is an essential step in physical design of VLSI circuits and its results directly determine the performance of the final packing. Existing floorplanners that use slicing floorplans are efficient in runtime and capable of getting a tight and regular packing, which can significantly improve the routability of placement result. Nevertheless, in order to obtain satisfactory floorplans for analog or mixed-signal circuits, a series of constraints should be considered during this stage, including symmetry, and other general constraints. And, most of these constraints have only been achieved by using non-slicing floorplanners in the present. In this paper, we will present a unified method based on polish expression representation to handle these constraints in slicing floorplans. Experimental results demonstrate that our approach is effective and feasible in solving the constraint-driven slicing floorplan problems.
Keywords :
VLSI; integrated circuit layout; VLSI circuits; general placement constraints; handling symmetry; polish expression representation; slicing floorplans; Educational institutions; Linear programming; Routing; Runtime; Vegetation; Very large scale integration; placement constraints; polish expression; routability; slicing floorplan; symmetry;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI (ISVLSI), 2014 IEEE Computer Society Annual Symposium on
Conference_Location :
Tampa, FL
Print_ISBN :
978-1-4799-3763-9
Type :
conf
DOI :
10.1109/ISVLSI.2014.62
Filename :
6903345
Link To Document :
بازگشت