Title :
Modeling the Impact of TSVs on Average Wire Length in 3DICs Using a Tier-Level Hierarchical Approach
Author :
Neela, Gopi ; Draper, J.
Author_Institution :
Inf. Sci. Inst., Univ. of Southern California Los Angeles, Los Angeles, CA, USA
Abstract :
In a 3-dimensional integrated circuit (3DIC) the active tiers are interconnected using top-metal layer micro-bumps or through-silicon-vias (TSVs). The active area occupied by a TSV is typically several times larger than that of a gate and cannot be ignored while estimating average wire length. Additionally, the Rents rule parameters used in modeling may not be the same for all tiers, especially when a 2DIC design is modified for 3DIC implementation, or when diverse logic circuits at different technology nodes are stacked into a single 3DIC. Hence, a tier-by-tier hierarchical wire-length distribution estimation method is introduced that can also be applied for cases of different Rents parameters for each tier. Moreover the model can handle variable TSV dimensions and different bonding techniques. It also provides an upper bound estimate on the number of TSVs, above which the resulting average wire length degrades. Several experimental results are presented to demonstrate the utility of the proposed model. Results show that a slight difference in the Rents exponent (about 0.01) between tiers and different TSV sizes have significant effects on 3DIC average wire length. Additionally, the face-to-back bonding method results in a higher upper bound (1.9x to 2.2x) than back-to-back bonding for a two-tier 3DIC.
Keywords :
integrated circuit bonding; integrated circuit design; integrated circuit interconnections; integrated circuit modelling; three-dimensional integrated circuits; 3-dimensional integrated circuit; 3DIC average wire length; TSV; face-to-back bonding method; through-silicon-vias; tier-by-tier hierarchical wire-length distribution estimation method; top-metal layer microbumps; two-tier 3DIC; Bonding; Estimation; Integrated circuit interconnections; Logic gates; Sockets; Through-silicon vias; Wires; 3DIC; Chip Stacking; Rents Rule; TSV; Through Silicon Via; Wire Length; modelling;
Conference_Titel :
VLSI (ISVLSI), 2014 IEEE Computer Society Annual Symposium on
Conference_Location :
Tampa, FL
Print_ISBN :
978-1-4799-3763-9
DOI :
10.1109/ISVLSI.2014.9