DocumentCode :
2438742
Title :
On-chip mixed-signal test structures re-used for board test
Author :
Schuttert, R.
Author_Institution :
Philips Res., Eindhoven, Netherlands
fYear :
2004
fDate :
26-28 Oct. 2004
Firstpage :
375
Lastpage :
383
Abstract :
Analogue clusters on boards are traditionally tested in mass production using a Bed-of-Nails, often combined with functional system tests. In general this approach requires additional board area to create test access, is not very flexible and is hard to re-use. On-chip methods provide a solution to overcome these drawbacks and are already widely used in the form of boundary scan for digital interconnections. For analogue interconnections also on-chip solutions are available. We analysed the coverage and application of two on-chip methods, IEEE Std 1149.4 and the re-usage of existing design-for-testability for on-chip mixed-signal blocks. It was found that a reduction board test costs as well as test development time can be achieved by using, or rather reusing on-chip alternatives.
Keywords :
IEEE standards; boundary scan testing; design for testability; integrated circuit interconnections; mass production; mixed analogue-digital integrated circuits; printed circuit testing; IEEE Std 1149.4; analogue clusters; analogue interconnections; boundary scan testing; design for testability; digital interconnections; functional system tests; mass production; on-chip mixed signal blocks; on-chip mixed signal test structures; reduction board test; Analog integrated circuits; Analog-digital conversion; Circuit testing; Consumer products; Costs; Integrated circuit interconnections; Integrated circuit testing; Pins; Signal analysis; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 2004. Proceedings. ITC 2004. International
Print_ISBN :
0-7803-8580-2
Type :
conf
DOI :
10.1109/TEST.2004.1386973
Filename :
1386973
Link To Document :
بازگشت