Title :
A Delay Probability Metric for Input Pattern Ranking Under Process Variation and Supply Noise
Author :
Asokan, Anupa ; Todri-Sanial, Aida ; Bosio, A. ; Dilillo, L. ; Girard, P. ; Pravossoudovitch, S. ; Virazel, A.
Author_Institution :
LIRMM, Univ. of Montpellier II, Montpellier, France
Abstract :
Ongoing technology scaling has increased delay defects in integrated circuits. Some of the delay defects are due to crosstalk, supply noise, process variations, etc. They degrade the performance and field reliability of circuits. However, testing the circuits with path delay patterns under worst-case conditions helps to detect such defects. Estimation of patterns with worst-case path delay becomes difficult using the conventional techniques due to their unpredictable behavior. In this paper, we first describe the problem and then propose our approach in identifying a worst-case path delay pattern under the impact of process variations and supply noise. A delay probability metric ispresented in this work, for an efficient identification of worst-case path delay pattern, which is the basis of our ranking method. The simulation results of ITC´99 benchmark circuits show the feasibility of our delay probability metric.
Keywords :
automatic test pattern generation; delay circuits; integrated circuit noise; integrated circuit testing; ITC´99 benchmark circuits; delay probability metric; input pattern ranking; path delay patterns; process variations; supply noise; Delays; Integrated circuit interconnections; Logic gates; Noise; Tin; Transistors; delay defects; delay probability metric; process variations (PV); supply noise (SN);
Conference_Titel :
VLSI (ISVLSI), 2014 IEEE Computer Society Annual Symposium on
Conference_Location :
Tampa, FL
Print_ISBN :
978-1-4799-3763-9
DOI :
10.1109/ISVLSI.2014.42