DocumentCode :
243941
Title :
Linear Compositional Delay Model for the Timing Analysis of Sub-Powered Combinational Circuits
Author :
Jiaoyan Chen ; Spagnol, Christian ; Grandhi, Srimanarayana ; Popovici, Emanuel ; Cotofana, Sorin ; Amaricai, A.
Author_Institution :
Dept. of Electr. & Electron. Eng., Univ. Coll. Cork, Cork, Ireland
fYear :
2014
fDate :
9-11 July 2014
Firstpage :
380
Lastpage :
385
Abstract :
With the advent of deep submicron CMOS technology, process parameter statistical variations are increasing resulting in unpredictable device behaviour. The issue is even aggravated by low power requirements which are stretching transistor operation into near/sub threshold regime. Consequently, traditional delay models fail to accurately capture the circuit behaviour. In view of this we introduce an Inverse Gaussian Distribution (IGD) based delay model, which accurately captures the delay distribution under process variations at ultra low, near or below threshold, power supply values. We demonstrate that the IGD model captures the transistor delay distribution with a greater accuracy than the traditional Gaussian one. Moreover it exhibits linear compositionality such that the key model parameters can be straightforward propagated form device/gate level to circuit level. Our simulations indicate that, when compared with Monte Carlo SPICE simulation results, it provides high accuracy, e.g., an average error less than 0.8%, 1.2%, and 1.7% for Majority Voter, XOR gate, and 16-bit Ripple Carry Adder, respectively, while providing orders of magnitude simulation time reductions.
Keywords :
CMOS logic circuits; Gaussian distribution; adders; circuit simulation; combinational circuits; delay circuits; integrated circuit modelling; logic gates; Monte Carlo SPICE simulation; XOR gate; deep submicron CMOS technology; inverse Gaussian distribution based delay model; linear compositional delay model; majority voter; process parameter statistical variations; ripple carry adder; subpowered combinational circuits; timing analysis; transistor delay distribution; Delays; Gaussian distribution; Integrated circuit modeling; Logic gates; Monte Carlo methods; Propagation delay; Switches; CMOS Process Variations; Delay Model; Near/Sub Threshold Operation; Statistical Modelling; Timing Analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI (ISVLSI), 2014 IEEE Computer Society Annual Symposium on
Conference_Location :
Tampa, FL
Print_ISBN :
978-1-4799-3763-9
Type :
conf
DOI :
10.1109/ISVLSI.2014.41
Filename :
6903393
Link To Document :
بازگشت