DocumentCode :
244004
Title :
Processor Design with Asymmetric Reliability
Author :
Zheng Wang ; Paul, Gay ; Chattopadhyay, Abhiroop
Author_Institution :
UMIC Res. Centre, RWTH Aachen Univ., Aachen, Germany
fYear :
2014
fDate :
9-11 July 2014
Firstpage :
565
Lastpage :
570
Abstract :
Continuous shrinking of device size has introduced reliability as a new design challenge for embedded processors. Error mitigation techniques trade off reliability for other design metrics such as performance and power consumption. State-of-the-art fault-tolerant designs involve cross-layer error management, which lead to an over-protected system. To address the overhead issue, asymmetric reliability utilizes unequal protection levels for different system components based on various criticality requirements. In this paper, We propose a versatile asymmetric error detection/correction framework based on instruction-level vulnerability analysis. Inspired from information-theoretic view of processor as a noisy network, asymmetric error correction coding schemes are designed and exploited to efficiently trade off reliability for other performance constraints. Multiple novel asymmetric fault-tolerant design techniques are proposed, which are evaluated through a range of experiments.
Keywords :
error detection codes; fault tolerance; integrated circuit reliability; asymmetric error correction coding schemes; asymmetric fault-tolerant design techniques; asymmetric reliability; instruction-level vulnerability analysis; noisy network; processor design; versatile asymmetric error detection/correction framework; Decoding; Encoding; Error correction codes; Reliability engineering; Runtime; VLIW; Asymmetric Reliability; High-level Processor Design; Reliability Exploration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI (ISVLSI), 2014 IEEE Computer Society Annual Symposium on
Conference_Location :
Tampa, FL
Print_ISBN :
978-1-4799-3763-9
Type :
conf
DOI :
10.1109/ISVLSI.2014.63
Filename :
6903424
Link To Document :
بازگشت