DocumentCode :
2443108
Title :
Design of high performance timing recovery loops for communication applications
Author :
Torres, V. ; Perez-Pscual, A. ; Sansaloni, T. ; Valls, J.
Author_Institution :
Dept. Ingenieria Electronica, Univ. Politecnica de Valencia, Gandia
fYear :
2006
fDate :
Oct. 2006
Firstpage :
1
Lastpage :
4
Abstract :
Timing recovery in communication systems with linear modulations is usually performed with a non-data-aided feedback loop based on a fractional interpolator timing corrector and the Gardner´s timing error detector. The contribution of this paper is twofold. First, it is shown that pipelining can be used to reduce power consumption in a timing feedback loop. Second, some design rules are given to predict the behaviour of the loop if pipeline is used. A timing recovery loop has been implemented in an FPGA device and power consumption measures indicates that by including 16 extra registers in the loop the power consumption decreases a 63% and the synchronizer can process up to 66.5 MSPS
Keywords :
error detection; field programmable gate arrays; interpolation; modulation; synchronisation; FPGA device; Gardner´s timing error detector; fractional interpolator timing corrector; linear modulation; nondata-aided feedback loop; pipelining; timing recovery loop; Delay; Detectors; Energy consumption; Error correction; Feedback loop; Filters; Frequency synchronization; Phase locked loops; Pipeline processing; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Systems Design and Implementation, 2006. SIPS '06. IEEE Workshop on
Conference_Location :
Banff, Alta.
ISSN :
1520-6130
Print_ISBN :
1-4244-0383-9
Electronic_ISBN :
1520-6130
Type :
conf
DOI :
10.1109/SIPS.2006.352545
Filename :
4161815
Link To Document :
بازگشت