DocumentCode :
2443157
Title :
Exploit Multiple-Domain Sparseness for HSDPA Chip Level Equalization in SDR: Algorithm and DSP Implementation
Author :
Li, Min ; Bougard, Bruno ; Catthoor, Francky
Author_Institution :
IMEC, Leuven
fYear :
2006
fDate :
2-4 Oct. 2006
Firstpage :
16
Lastpage :
21
Abstract :
Chip level equalization has been proved as one of the key enabling technologies for HSDPA (high speed downlink packet access) receiver. Although many complicated algorithms (Kalman, etc.) have been reported to have great performance, their complexity and irregularity make it difficult to have efficient parallel software implementation. Targeting processor based SDR (software defined radio) platform, our goal is to design a practical HSDPA chip level equalizer having implementation cost as low as NLMS but offering considerable performance improvement over NLMS. Our proposal is based on the observations of multiple domain sparseness in cellular channel. The first observation is that the channel input response (CIR) has only a few significant taps. Although previous work exploits this for complexity reduction, we utilize it to improve the BER instead. The second observation is that the channel dynamics is not always significant, based on which we propose a feedback-control based technique to make the equalizer aware of the variation of channel dynamics. In addition, the equalizer becomes scalable in terms of quality-cost. By exploiting both of the aforementioned sparseness, the proposed HSDPA chip equalizer can significantly lower the BER error floor introduced by channel dynamics, so that more than 5 dB SNR gain can be achieved with the same implementation cost (by scalability) as NLMS. The design is demonstrated on TI TMS320C6711
Keywords :
cellular radio; digital signal processing chips; equalisers; error statistics; packet radio networks; radio links; radio receivers; software radio; transient response; wireless channels; BER; CIR; DSP implementation; HSDPA chip level equalization; SDR; bit error rate; cellular channel; channel input response; digital signal processing; feedback-control based technique; high speed downlink packet access; receiver; software defined radio; Bit error rate; Costs; Digital signal processing chips; Downlink; Equalizers; Kalman filters; Multiaccess communication; Receivers; Software algorithms; Software performance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Systems Design and Implementation, 2006. SIPS '06. IEEE Workshop on
Conference_Location :
Banff, Alta.
ISSN :
1520-6130
Print_ISBN :
1-4244-0382-0
Electronic_ISBN :
1520-6130
Type :
conf
DOI :
10.1109/SIPS.2006.352548
Filename :
4161818
Link To Document :
بازگشت