Title :
Effects of gate-currents on CMOS circuit behaviour
Author :
Marras, Alessandro ; De Munari, Ilaria ; Vescovi, Davide ; Ciampolini, Paolo
Author_Institution :
Dip. di Ing. dell´´Informazione, Parma Univ., Italy
Abstract :
As the oxide thickness scales down to a few nanometers, gate currents become a major concern for circuit designers. In order to fully exploit the performance of such aggressively scaled devices, standard design flows, suitable for the design of actual digital systems, need to take into account such effects. In this paper, an approach to large-scale circuit simulation for ultrathin gate-oxide technologies is discussed, analysing the influence of tunnel currents on circuit performance. Device and circuit models for both permeable-and ideal-gate devices have been devised and characterized on the basis of actual measurements. As a test vehicle, a simple ring-oscillator has been simulated, accounting for gate oxides in the (1.5 nm>t/sub ox/>0.9 nm) thickness-range, and the impact of gate currents on major behavioural parameters has been analysed. Although circuit functionality is not compromised (within the considered technology range, at least), a non-negligible influence on circuit performance has been observed.
Keywords :
CMOS integrated circuits; circuit simulation; dielectric thin films; integrated circuit modelling; leakage currents; semiconductor device models; tunnelling; 1.5 to 0.9 nm; CMOS circuit behaviour; gate-current effects; ideal-gate devices; oxide thickness scaling; permeable devices; ring oscillator; tunnel currents; ultrathin gate-oxide technologies; Analytical models; CMOS technology; Circuit optimization; Circuit simulation; Circuit testing; Coupling circuits; Large-scale systems; Logic; Ring oscillators; Vehicles;
Conference_Titel :
European Solid-State Device Research, 2003. ESSDERC '03. 33rd Conference on
Conference_Location :
Estoril, Portugal
Print_ISBN :
0-7803-7999-3
DOI :
10.1109/ESSDERC.2003.1256942