Title :
Power-aware evaluation flowfor digital decimation filter architectures for high-speed ADCS
Author :
Novo, D. ; Fasthuber, R. ; Raghavan, P. ; Bourdoux, A. ; Li, M. ; Van der Perre, Liesbet ; Catthoor, F.
Author_Institution :
IMEC, KU Leuven, Leuven, Belgium
Abstract :
The raising cost of the latest technology nodes as well as the design cost associated has motivated an increasing push for flexible radio implementations. In this context, Sigma-Delta (SigmaDelta) ADCs have emerged as a promising alternative to direct conversion. In this work a novel wireless receiver architecture based on an RF bandpass SigmaDelta is considered. One of the key blocks of this architecture is the digital decimation filter which needs to run at very high speed. In order to offer competitive power consumption, the implementation of this decimation filter needs to be thoroughly optimized. Considering that many implementation options are possible, this paper presents an early evaluation flow, which still considers relevant implementation details to aid designers in selecting the most optimal implementation option. The flow is shown for a design of a 9-bits ADC targeting 40 nm CMOS technology. The power consumption of the optimal implementation option is shown to be below 12.6 mW.
Keywords :
digital filters; sigma-delta modulation; CMOS technology; RF bandpass; digital decimation filter architecture; direct conversion; flexible radio; power-aware evaluation flow; sigma-delta ADC; wireless receiver architecture; Band pass filters; CMOS technology; Costs; Delta-sigma modulation; Design for disassembly; Digital filters; Energy consumption; Radio frequency; Receivers; Sampling methods; Decimation Filters; Sigma Delta ADCs; Wireless Receiver Architecture;
Conference_Titel :
Signal Processing Systems, 2009. SiPS 2009. IEEE Workshop on
Conference_Location :
Tampere
Print_ISBN :
978-1-4244-4335-2
Electronic_ISBN :
1520-6130
DOI :
10.1109/SIPS.2009.5336241