DocumentCode :
2444087
Title :
Comprehensive Evaluation of Packet Flow Control Methods for a Ring Nework of Processors on Chip
Author :
Narita, Akiko ; Ichijo, Kenji ; Yoshioka, Yoshio
Author_Institution :
Dept. of Electron. & Inf. Syst. Eng., Hirosaki Univ., Hirosaki, Japan
fYear :
2010
fDate :
18-20 Aug. 2010
Firstpage :
75
Lastpage :
80
Abstract :
A Current design of a system-on-chip (SoC) technology is constructing under increasing demand for high performance, small size and energy-efficient design. To fulfill these demands, it is required to consider a suitable design for on chip interconnection network. In this paper, we design a prototype of communications unit (CU) for a network-on-chip (NoC) architecture based on ring processors interconnection whose structure is simple to provide a SoC model with small size, low-cost and low energy consumption solutions for designing SoC system. Three types of packet flow control methods, such as, store-and-forward (SF), virtual cut-through (VCT) and wormhole routing (WH) have been implemented and compared in view of designing a hardware-efficient SoC architecture. Furthermore, computer based simulations with a clock cycle level of a CPU in the CU were preformed and transmission latency, throughput, and capability for load balancing were analyzed and compared. From the results that have been obtained show that VCT gives better performances, while SF and WH are more economical in memory consumption for short and long packet length, respectively.
Keywords :
multiprocessing systems; multiprocessor interconnection networks; network-on-chip; CPU; central processing unit; chip interconnection network; communication unit prototype; energy efficient design; load balancing; network on chip architecture; packet flow control method; processors on chip; ring nework; ring processors interconnection; system on chip technology; system-on-chip; transmission latency; wormhole routing; Clocks; Computers; Copper; Memory management; System recovery; System-on-a-chip; Topology; multiprocessor system; packet flow control; parallel processing; system-on-chip; uni-directional loop;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer and Information Science (ICIS), 2010 IEEE/ACIS 9th International Conference on
Conference_Location :
Yamagata
Print_ISBN :
978-1-4244-8198-9
Type :
conf
DOI :
10.1109/ICIS.2010.104
Filename :
5593123
Link To Document :
بازگشت